A 312-MHz 16-Mb random-cycle embedded DRAM macro with a power-down data retention mode for mobile applications
Fukashi Morishita*, Isamu Hayashi, Hideto Matsuoka, Kazuhiro Takahashi, Kuniyasu Shigeta, Takayuki Gyohten, Mitsutaka Niiro, Hideyuki Noda, Mako Okamoto, Atsushi Hachisuka, Atsushi Amo, Hiroki Shinkawata, Tatsuo Kasaoka, Katsumi Dosaka, Kazutami Arimoto, Kazuyasu Fujishima, Kenji Anami, Tsutomu Yoshihara
*この研究の対応する著者
研究成果: Article › 査読
14
被引用数
(Scopus)