Multigrain parallel processing on OSCAR CMP

Keiji Kimura, Takeshi Kodaka, Motoki Obata, Hironori Kasahara

研究成果: Conference contribution

6 被引用数 (Scopus)

抄録

It seems that Instruction Level Parallelism (ILP) approach, which has been used by various superscalar processors and VLIW processors for a long time, reaches its limitation of performance improvement. To obtain scalable performance improvement, cost effectiveness and high productivity even in the era of one billion transistors, the cooperative work between software and hardware is getting increasingly important. For this reason, the authors have developed OSCAR (Optimally Scheduled Advanced multiprocessoR) Chip Multiprocessor (OSCAR CMP) and OSCAR multigrain compiler simultaneously. To preserve the scalability in the future, OSCAR CMP has mechanisms for efficient use of parallelism and data locality, and for hiding data transfer overhead. These mechanisms can be fully controlled by the OSCAR multigrain compiler. In this paper, the authors focus on multigrain parallel processing on OSCAR CMP, which enables us to exploit loop iteration level parallelism and coarse grain task parallelism in addition to ILP from the entire of a program. Performance of multigrain parallel processing on OSCAR CMP architecture is evaluated using SPEC fp 2000/95 benchmark suite. When microSPARC like single issue core is used, OSCAR CMP gives us from 1.77 to 3.96 times speedup for four processors against single processor. In addition, OSCAR CMP is compared with Sun UltraSPARC II like processor to evaluate cost effectiveness. As a result, OSCAR CMP gives us 1.66 times better performance on the average under the condition that OSCAR CMP and UltraSPARC II are built from almost same number of transistors.

本文言語English
ホスト出版物のタイトルInnovative Architecture for Future Generation High-Performance Processors and Systems, IWIA 2003
編集者Alex Veidenbaum, Kazuki Joe
出版社IEEE Computer Society
ページ56-65
ページ数10
ISBN(電子版)0769520197
DOI
出版ステータスPublished - 2003
イベントInnovative Architecture for Future Generation High-Performance Processors and Systems, IWIA 2003 - Kauai, United States
継続期間: 2003 7月 27 → …

出版物シリーズ

名前Proceedings of the Innovative Architecture for Future Generation High-Performance Processors and Systems
2003-January
ISSN(印刷版)1537-3223

Other

OtherInnovative Architecture for Future Generation High-Performance Processors and Systems, IWIA 2003
国/地域United States
CityKauai
Period03/7/27 → …

ASJC Scopus subject areas

  • ハードウェアとアーキテクチャ

フィンガープリント

「Multigrain parallel processing on OSCAR CMP」の研究トピックを掘り下げます。これらがまとまってユニークなフィンガープリントを構成します。

引用スタイル